| Year | Title of paper                                                                                             | Co-authors                                                                                                                                                                          | Affiliation                                                           |
|------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 2021 | An Adaptive Loop Gain Tracking Digital PLL Using Spectrum-<br>Balancing Technique                          | Guan-Yu Su, Zhi-Heng Kang and<br>Shen-luan Liu                                                                                                                                      | National Taiwan University                                            |
|      | Chip Performance Prediction Using Machine Learning<br>Techniques                                           | Min-Yan Su <sup>1</sup> , Wei-Chen Lin <sup>1</sup> , Yen-<br>Ting Kuo <sup>1</sup> , Chien-Mo Li <sup>1</sup> , Eric Jia-<br>Wei Fang <sup>2</sup> and Sung SY. Hsueh <sup>2</sup> | <sup>1</sup> National Taiwan University<br><sup>2</sup> MediaTek Inc. |
|      | Storage-Aware Scheduling Algorithm for Reservoir Switching Minimization on Digital Microfluidic Biochips   | Ling-Yen Song, Chih-Shen Yeh,<br>Chien-Nan Liu and<br>Juinn-Dar Huang                                                                                                               | National Yang Ming Chiao Tung<br>University                           |
| 2020 | A 500nW-50 $\mu$ W Indoor Photovoltaic Energy Harvester with Multi-mode MPPT                               | Ming-Chia Chang, Min-Hsuan Wu<br>and Shen-Iuan Liu                                                                                                                                  | National Taiwan University                                            |
|      | Low-Active-Energy and Low-Standby-Power Sub-threshold ROM for IoT Edge Sensing Systems                     | Jinn-Shyan Wang, Chien-Tung Liu and Chao-Hsiang Wang                                                                                                                                | National Chung Cheng University                                       |
| 2019 | A Power-efficient, Bi-directional Readout Interface Circuit for Cyclic-voltammetry Electrochemical Sensors | Yi-Chia Chen, Shao-Yung Lu, Jui-<br>Hsiang Tsai and Yu-Te Liao                                                                                                                      | National Chiao Tung University                                        |
|      | Primitive Concept Identification In A Given Set of Wafer Maps                                              | Ahmed Wahba <sup>1</sup> , Chuanhe Shan <sup>1</sup> ,<br>Li-C. Wang <sup>1</sup> and Nik Sumikawa <sup>2</sup>                                                                     | <sup>1</sup> UCSB<br><sup>2</sup> NXP                                 |
| 2018 | A 1.86mJ/Gb/Query Bit-Plane Payload Machine Learning Processor in 90nm CMOS                                | Fang-Ju Ku, Tung-Yu Wu, Yen-Chin<br>Liao, Hsie-Chia Chang, Wing Hung<br>Wong and Chen-Yi Lee                                                                                        | National Chiao Tung University                                        |
|      | Using Range-equivalent Circuits for Facilitating Bounded Sequential Equivalence Checking                   | Yung-Chih Chen, Wei-An Ji, Chih-<br>Chung Wang, Ching-Yi Huang,<br>Chia-Cheng Wu, Chia-Chun Lin<br>and Chun-Yao Wang                                                                | National Tsing Hua University                                         |
| 2017 | Low-Latency Voltage-Racing Winner-Take-All (VR-WTA) Circuit for Acceleration of Learning Engine            | Chai-Heng Wu, Ting-Sheng Chen,<br>Ding-Yuan Lee, Tsung-Te Liu, and<br>An-Yeu (Andy) Wu                                                                                              | National Taiwan University,<br>Taiwan                                 |
|      | Robust Test Pattern Generation for Hold-time Faults in Nanometer Technologies                              | Yu-Hao Ho, Yo-Wei Chen, Chih-<br>Ming Chang, Kai-Chieh Yang,<br>and Chien-Mo Li                                                                                                     | National Taiwan University,<br>Taiwan                                 |
| 2016 | A 7 GB/S Half-Rate Clock and Data Recovery Circuit with Compact Control Loop                               | Yu-Po Cheng, Yen-Long Lee,<br>Ming-Hung Chien,<br>and Soon-Jyh Chang                                                                                                                | National Cheng Kung University,<br>Taiwan                             |

|      | Overlay-aware Layout Legalization for Self-Aligned Double Patterning Lithography                                           | Chong-Meng Huang<br>and Shao-Yun Fang                                                                    | National Taiwan University of<br>Science and Technology,<br>Taiwan |
|------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
|      | A 127 fJ/conv. Continuous-Time Delta-Sigma Modulator with a DWA-Embedded Two-Step Time-Domain Quantizer                    | Chan-Hsiang Weng, Tzu-An Wei, and Tsung-Hsien Lin                                                        | National Taiwan University,<br>Taiwan                              |
| 2015 | Clock-Domain-Aware Test for Improving Pattern Compression                                                                  | Kun-Han Tsai and Janusz Rajski                                                                           | Mentor Graphics,<br>USA                                            |
|      | A 3.5-4GHz FMCW Radar Transceiver Design with Phase-<br>Domain Oversampled Ranging by Utilizing a 1-bit Delta-Sigma<br>TDC | Wei Zhang, Yizhi Han,<br>Fei Chen,Bo Zhou, Xican Chen,<br>Woogeun Rhee, and Zhihua<br>Wang               | Tsinghua University,<br>China                                      |
|      | Thermal-aware Dynamic Buffer Allocation for Proactive routing Algorithm on 3D Network-on-Chip Systems                      | Yuan-Sheng Lee, Hsien-Kai Hsin,<br>Kun-Chih Chen, En-Jui Chang,<br>and An-Yeu Wu                         | National Taiwan University,<br>Taiwan                              |
| 2013 | Worst-Case IR-Drop Monitoring with 1GHz Sampling Rate                                                                      | Chen-Hsiang Hsu,<br>Shi-Yu Huang, Ding-Ming Kwai,<br>and Yung-Fa Chou,                                   | National Tsing Hua University,<br>Taiwan                           |
| 2012 | IMITATOR: A Deterministic Multicore Replay System with Refining Techniques                                                 | Shing-Yu Chen, Chi-Neng Wen,<br>Geng-Hau Yang, Wen-Ben Jone,<br>and Tien-Fu Chen                         | National Chiao Tung University,<br>Taiwan                          |
|      | A Monolithic 1.85GHz 2-stage SiGe Power Amplifier with Envelope Tracking for Improved Linear Power and Efficiency          | Ruili Wu, Yan Li, Jerry Lopez,<br>and Donald Y. C. Lie                                                   | Texas Tech. University,<br>USA                                     |
|      | Important Test Selection For Screening Potential Customer Returns                                                          | Nik Sumikawa, Dragoljub Gagi<br>Drmanac, LeRoy Winemberg,<br>Li-C. Wang, and Magdy S. Abadir             | University of California,<br>Santa Barbara,<br>USA                 |
| 2011 | A Macro-Layer Level Fully Parallel Layered LDPC Decoder SOC for IEEE 802.15.3c Application                                 | Zhixiang Chen, Xiao Peng,<br>Xiongxin Zhao, Qian Xie,<br>Reona Okmura, Dajiang Zhou,<br>and Satoshi GoTo | Waseda University,<br>Japan                                        |
| 2010 | Traffic-Thermal Mutual-Coupling Co-Simulation Platform for Three-Dimensional Network-on-Chip                               | Kai-Yuan Jheng, Chih-Hao Chao,<br>Hao-Yu Wang, and An-Yeu Wu                                             | National Taiwan University,<br>Taiwan                              |
| 2009 | A 6-GS/s, 6-bit, at-speed testable ADC and DAC pair in $0.13 \mu m \text{ CMOS}$                                           | Chen-Kang Ho and Hao-Chiao<br>Hong                                                                       | National Chiao Tung University,<br>Taiwan                          |